About Us
At onsemi, we help improve lives through silicon solutions every day. Our intelligent power and sensing technologies solve the world’s most complex challenges and lead the way in creating a safer, cleaner, and smarter world. Our group develops state-of-the-art precision analog IPs that are used in a large variety of different products and markets.
The Role
We are looking to expand our team with a Senior Digital IC Design Engineer with experience in mix-signal design and verification. You will help us develop IP for next generation Automotive, Industrial & Medical products. The successful candidate will participate in the design of complex mix-signal IPs and have familiarity with analog blocks such as DACs, ADCs, PLL and wireless interface etc. Experience with signal chain optimization and low power is desired.
Why Join Us
We create a diverse set of world-class products in a friendly and team-oriented atmosphere. We provide an environment of continual learning and growth opportunities and support volunteer & charitable programs. You will be entitled to 25 vacation days per year, and you will have a very competitive benefit package. You will be able to build up a career in a successful international company, and you can participate in interesting international projects.
1. Participate in feasibility studies and architecture definitions of new analog IP components.
2. Drive development, verification, layout and bench evaluation of state-of-the-art CMOS and SOI designs which can be reused across different market segments.
3. Work diligently with the given requirements to accomplish project goals and meet schedule requirements.
4. Lead small teams on sub-projects.
5. Contribute to the block integration in complex mixed-signals System-on-Chip (SoC) designs.
6. Propose innovative and creative solutions where necessary to meet customer & product needs.
7. Debug of complex integrated circuit problems in the laboratory. Collaborate in debug efforts as needed.
8. Analyze design aspects and collaborate with other team members to develop DFT strategy for block designs.
9. Document designs including architecture and circuit descriptions, testing procedures, and safety mechanisms.
10. Interface with test, product, and applications engineering to drive the design to a successful production release.
What You’ll Need
11. MSc or PhD in electrical engineering, microelectronics or similar
12. Minimum 5 years experience in ultra-low-power mixed-signal design in at least one of the following fields: ADC, DAC, PLL, power management systems.
13. RTL design of digital IP blocks and systems in Verilog/SystemVerilog
14. Capacity to think at the system level and to operate as a technical leader
15. Prior exposure to analog design in deep-submicron processes (130nm or below)
16. Creativity, dynamism, reliability and team spirit
17. Strong communication and technical writing skills in English.
18. Excellent written and verbal communication skills in English
19. Eligibility to work in Switzerland
What Else You May Bring
20. Experience in some of the following areas is a plus:
21. Project/task leadership
22. Knowledge Verilog-A or VHDL-AMS is a plus.
23. Experience with embedded CPUs (. ARM Cortex, DSP), AMBA bus protocols (AHB/APB) is a plus
24. Programming in Python for automation and in C/C++ for embedded software
25. Design intent (timing constraints/SDC, power intent/UPF)
26. Design of accelerators and signal processing components
27. RTL to GDS flow, including logic synthesis, place-and-route, STA, power analysis
28. Advanced digital verification methodology (. UVM)
29. Knowledge in Functional Safety
30. Knowledge of French